1. (a) In the context of optimizing machine performance, an engineer at Company C introduces enhancement E1, which accelerates 45% of the original instructions by a factor of 3. Concerned about the complexity and cost effectiveness of E1, the management proposes an alternative enhancement E2. If E2 is applied to an as-yet-undetermined fraction of the original instructions, and speeds them up by a factor of 2, what percentage of all instructions should be optimized using enhancement E2 to achieve an equivalent overall speedup as obtained with enhancement E1.

(8 marks)

### **Answer**

$$E1 = 45\% = 0.45$$

$$S1 = 3$$

Speedup (E1, S1) = 
$$\frac{1}{(1-E1) + \frac{E1}{S1}} = \frac{1}{(1-0.45) + \frac{0.45}{3}} = \frac{10}{7}$$

$$S2 = 2$$

Speedup (E2, S2) = 
$$\frac{1}{(1-E2) + \frac{E2}{S2}} = \frac{1}{(1-E2) + \frac{E2}{2}}$$

E2 speedup equivalent to E1,

$$\frac{1}{(1-E2) + \frac{E2}{2}} = \frac{10}{7}$$

$$7 = 10(1 - E2) + 5(E2)$$

$$7 = 10 - 10(E2) + 5(E2)$$

$$-3 = -5(E2)$$

$$E2 = \frac{3}{5}$$

$$= 0.6$$

Hence 60% of all instructions should be optimized using enhancement E2

 (b) The hexadecimal value of the current content of the program counter (PC) in a LEGv8 processor is 0x100100A8 as shown in Table Q1b. The code intends to change the PC value to 0x100000FC. State the addressing mode used and calculate the required offset (loop value) in hexadecimal for the control instruction.

Find the maximum address of the instruction memory to which the control of execution of a LEGv8 code could be moved backward by the unconditional control instruction.

Table Q1b

| Program counter value in hexadecimal | Instruction |     |          |
|--------------------------------------|-------------|-----|----------|
| 0x100000FC                           | Loop: LDUR  | X5, | [X2, #0] |
|                                      | •••         |     |          |
| 0x100100A8                           | CBNZ        | X1, | Loop     |

(9 marks)

### **Answer**

Conditional branch is using PC-relative addressing mode.

Offset (loop value) = 
$$(0x100000FC - 0x100100A8)/4$$
  
=  $0xFFFF0054/4$   
=  $0xFFFFC015$ 



No. of address bits for conditional branch = 23 - 5 + 1 = 19 bits

The maximum negative number for 19 bits = 100 0000 0000 0000 0000 (0x40000)

Maximum address backward PC = PC + Sign extended (offset) 
$$<< 2$$
  
= 0x100100A8 + (-0x40000)\*4  
= 0x0FF100A8

1. (c) Use a neat diagram to show the datapath of a single-cycle architecture that supports the execution of both "XORI X5, X6, #5" and "STUR X3, [X4, #16]". Note that the datapath needs to have only minimal number of multiplexers (control signals can be simplified).

(8 marks)

## **Answer**

| I | opcode |       | ALU_immedia | ite        | Rn | Rd  |   |
|---|--------|-------|-------------|------------|----|-----|---|
|   | 31     | 22 21 |             | 109        | 5  | 5 4 | 0 |
| D | opcode |       | DT_address  | ор         | Rn | Rt  |   |
|   | 31     | 21 20 |             | 12 11 10 9 | 5  | 5 4 |   |



2. Listing Q2 shows a code segment that is intended to be executed in a 5-stage pipelined LEGv8 processor. The program counter is updated with the branch target address at the Execute stage. Let the initial values in hexadecimal be X7=0x000000000010000 and X8=0x00000000001100 (CBNZ: branch if not equal to 0).

# **Listing Q2**

| I1 | loop:  | LDUR | XO,  | [X7,  | #O]   |
|----|--------|------|------|-------|-------|
| 12 |        | LDUR | X1,  | [X8,  | #0]   |
| 13 |        | ADD  | X2,  | X1,   | XO    |
| 14 |        | XORI | ХЗ,  | Х2,   | 0x00F |
| 15 |        | STUR | ХЗ,  | [X7,  | #0]   |
| 16 |        | ADDI | Х7,  | Х7,   | #8    |
| 17 |        | SUBI | X8,  | X8,   | #16   |
| 18 |        | CBZ  | X8,  | Finis | h     |
| 19 |        | В    | loop |       |       |
|    |        |      |      |       |       |
|    | Finish |      |      |       |       |

(a) Calculate the steady-state Cycles Per Instruction (CPI) of the code segment in Listing Q2 with the help of a reservation table for the execution of the code if full data forwarding is allowed. Show the forwarded paths and the dependencies. Find the total number of loop iterations.

(8 marks)

(b) The code segment shown in Listing Q2 is now intended to be executed in a two-way superscalar processor. In the superscalar processor, both ways can be used for all the instructions. Find the CPI achieved by the superscalar architecture. Note that full data forwarding is allowed.

(7 marks)

(c) Perform unrolling by a factor of 2 and do necessary reordering. Use the unrolled and reordered code segment to be executed in a two-way superscalar machine. In the superscalar processor, both ways can be used for all the instructions. Find the CPI achieved by the superscalar architecture. Note that full data forwarding is allowed. Comment on the change in CPI when compared to Q2(b). (10 marks)

# 2 (a) Answer

|       |      |      |       |       |     | 1 | 2 | 3 | 4 | 5                | 6 | 7 | 8 | 9 | 10 | 11 | 12 | 13 | 14 | 15 | 16 |
|-------|------|------|-------|-------|-----|---|---|---|---|------------------|---|---|---|---|----|----|----|----|----|----|----|
| loop: | LDUR | Х0,  | [X7,  | #0]   | l1. | F | D | Е | М | W                |   |   |   |   |    |    |    |    |    |    |    |
|       | LDUR | X1,  | [X8,  | #0]   | 12. |   | F | D | Е | M                | W |   |   |   |    |    |    |    |    |    |    |
|       | ADD  | X2,  | X1,   | X0    | I3. |   |   | F | D | $(\mathfrak{S})$ | Е | М | W |   |    |    |    |    |    |    |    |
|       | XORI | X3,  | X2,   | 0x00F | 14. |   |   |   | F |                  | D | Ē | М | W |    |    |    |    |    |    |    |
|       | STUR | X3,  | [X7,  | #0]   | 15. |   |   |   |   |                  | F | D | Е | М | W  |    |    |    |    |    |    |
|       | ADDI | X7,  | Х7,   | #8    | 16. |   |   |   |   |                  |   | F | D | Е | М  | W  |    |    |    |    |    |
|       | SUBI | X8,  | X8,   | #16   | 17. |   |   |   |   |                  |   |   | F | D | E  | М  | W  |    |    |    |    |
|       | CBZ  | X8,  | Finis | h     | 18. |   |   |   |   |                  |   |   |   | F | D  | Е  | М  | W  |    |    |    |
|       | В    | loop |       |       | 19. |   |   |   |   | ٧                |   |   |   |   | S  | S  | F  | D  | Е  | М  | W  |

# Data dependency:

RAW: 11, 13 at X0

12, 13 at X1

13, 14 at X2

14, 15 at X3

17, 18 at X8

WAR: I1, I6 at X7

12, 17 at X8

15, I6 at X7

Assuming the single instruction negligible

Steady state CPI = 
$$\frac{\text{No. of instructions + No. of stalls + No. of control}}{\text{No. of instructions}}$$

$$=\frac{9+1+2}{9}=\frac{4}{3}=1.33$$

$$X8 = 0x000000000001100 \text{ (hex)}$$
  
= 4352 (ten)

Total number of loop iterations = 
$$\frac{4352}{16}$$
 = 272

# 2 (b) Answer

|       |      |      |       |       |     | 1 | 2 | 3 | 4 | 5 | 6 | 7 | 8 | 9 | 10 | 11 | 12 | 13 | 14 | 15 | 16 |
|-------|------|------|-------|-------|-----|---|---|---|---|---|---|---|---|---|----|----|----|----|----|----|----|
| Loop: | LDUR | Х0,  | [X7,  | #0]   | l1. | F | D | Ε | М | W |   |   |   |   |    |    |    |    |    |    |    |
|       | LDUR | X1,  | [X8,  | #0]   | 12. |   | F | D | Е | М | W |   |   |   |    |    |    |    |    |    |    |
|       | ADD  | X2,  | X1,   | X0    | 13. |   |   | F | D | S | Е | Μ | V |   |    |    |    |    |    |    |    |
|       | XORI | X3,  | X2,   | 0x00F | 14. |   |   |   | F |   | D | Е | Σ | W |    |    |    |    |    |    |    |
|       | STUR | Х3,  | [X7,  | #0]   | 15. |   |   |   |   |   | F | D | Е | Μ | 8  |    |    |    |    |    |    |
|       | ADDI | X7,  | Х7,   | #8    | 16. |   |   |   |   |   |   | F | D | Е | Σ  | W  |    |    |    |    |    |
|       | SUBI | X8,  | X8,   | #16   | 17. |   |   |   |   |   |   |   | F | D | Е  | М  | W  |    |    |    |    |
|       | CBZ  | X8,  | Finis | h     | 18. |   |   |   |   |   |   |   |   | F | D  | Е  | М  | W  |    |    |    |
|       | В    | loop |       |       | 19. |   |   |   |   |   |   |   |   |   | S  | S  | F  | D  | Е  | М  | W  |

|      | Way-1 (re | st of instru | ıctions) | Way -2 (LDUR and STUR only) | Cycle |
|------|-----------|--------------|----------|-----------------------------|-------|
| Loop |           | nop          |          | LDUR X0, [X7, #0]           | 1     |
|      |           | nop          |          | LDUR X1, [X8, #0]           | 2     |
|      | SUBI      | X8, X8,      | #16      | nop                         | 3     |
|      | ADD       | X2, X1,      | X0       | nop                         | 4     |
|      | XORI      | X3, X2,      | 0x00F    | nop                         | 5     |
|      | CBZ       | X8, Finis    | sh       | STUR X3, [X7, #0]           | 6     |
|      | ADDI      | X7, X7,      | #8       | nop                         | 7     |
|      | В         | loop         |          | nop                         | 8     |

2-way super-scalar after instruction reordering

$$CPI = \frac{8}{9}$$

$$= 0.89$$

## 2 (c) Answer

loop: LDUR X0, [X7, #0]
LDUR X1, [X8, #0]
ADD X2, X1, X0
XORI X3, X2, 0x00F
STUR X3, [X7, #0]
ADDI X7, X7, #8
SUBI X8, X8, #16
CBZ X8, Finish
B loop

Unrolling by 2

Unrolling by 2 and reordering

loop: LDUR X0, [X7, #0] LDUR X1, [X8, #0] ADD X2, X1, X0 XORI Х3, X2, 0x00F STUR X3, [X7, #0] LDUR X4, [X10, #8] LDUR X5, [X11, #-16] ADD X6, X5, X4 XORI X9, X6, 0x00F [X10, #8] STUR X9, ADDI X7, X7, #16 SUBI X8, X8, #32 CBZ Finish X8, В loop

loop: LDUR X0, [X7, #0] LDUR X1, [X8, #0] LDUR X4, [X10, #8] LDUR X5, [X11, #-16] X2, X1, ADD X0 ADD X6, X5, X4 XORI X3, X2, 0x00F XORI X9, X6, 0x00F [X7, STUR X3, #01 STUR X9, [X10, #8] X7, ADDI X7, #16 SUBI X8, X8, #32 **CBZ** Finish X8, В loop

|      | Way-1 (r | est of | instru | ıctions) | Way -2 (LD | )UR a | nd STUI | R only) | Cycle |
|------|----------|--------|--------|----------|------------|-------|---------|---------|-------|
| loop |          | no     | р      |          | LDUR       | X0,   | [X7,    | #0]     | 1     |
|      |          | no     | р      |          | LDUR       | X1,   | [X8,    | #0]     | 2     |
|      | SUBI     | X8,    | X8,    | #32      | LDUR       | X4,   | [X10,   | #8]     | 3     |
|      | ADD      | X2,    | X1,    | X0       | LDUR       | X5,   | [X11,   | #-16]   | 4     |
|      | XORI     | ХЗ,    | X2,    | 0x00F    |            | no    | )       |         | 5     |
|      | ADD      | X6,    | X5,    | X4       | STUR       | Х3,   | [X7,    | #0]     | 6     |
|      | XORI     | Х9,    | Х6,    | 0x00F    |            | no    | )       |         | 7     |
|      | CBZ      | X8,    | Finis  | sh       | STUR       | X9,   | [X10,   | #8]     | 8     |
|      | ADDI     | Х7,    | Х7,    | #16      |            | no    | )       |         | 9     |
|      | В        | loop   |        |          |            | no    | )       |         | 10    |

2-way super-scalar after 2-unrolling and reordering

$$CPI = \frac{10}{14} = \frac{5}{7}$$

= 0.71

Combined effect of loop unrolling and instruction reordering helped us improve the performance of the system.

3. (a) Name two cache organization schemes.

(4 marks)

## Answer

- Direct-mapped cache
- Fully associative cache
- · Set associative cache
- (b) Consider a memory system composed of a 2 GB Byte-addressable main memory, and a 64 MB four-way set-associative cache with a block size of 512 Bytes. Determine the width of the address (in number of bits), and the widths of the tag, index, and offset fields in the address, respectively.

(8 marks)

### **Answer**

Memory size = 
$$2 GB$$
  
Block size =  $512 B$   
Cache size =  $64 MB$   
No. of way =  $4$ 

No. of block 
$$=\frac{\text{Cache size}}{\text{Block size}} = \frac{64 * 1024 * 1024}{512} = 128 \text{ KB}$$

No. of set 
$$=\frac{\text{No. of block}}{\text{No. of way}} = \frac{128 * 1024}{4} = 32 \text{ KB}$$

Address size = 
$$log_2(Memory size)$$
 =  $log_2(2 * 1024 * 1024 * 1024) = 31 bits$   
Offset =  $log_2(Block size)$  =  $log_2(512)$  = 9 bits  
Index =  $log_2(No. of set)$  =  $log_2(32 * 1024)$  = 15 bits

| <u>Address</u> |       |        |  |  |  |  |  |  |  |  |  |
|----------------|-------|--------|--|--|--|--|--|--|--|--|--|
| Tag            | Index | Offset |  |  |  |  |  |  |  |  |  |
| 7              | 15    | 9      |  |  |  |  |  |  |  |  |  |

(c) Following Q3(b), what is the miss rate of the cache when a program accesses the main memory in a totally random fashion, that is, random memory addresses are uniformly accessed for a sufficiently long time?

(6 marks)

#### Answer

Hit rate = 
$$\frac{\text{Cache size}}{\text{Memory size}} = \frac{64 * 1024 * 1024}{2 * 1024 * 1024 * 1024} = \frac{1}{32}$$

Miss rate = 1 - Hit rate = 1 - 
$$\frac{1}{32}$$
 =  $\frac{31}{32}$  = 0.96875 = 96.875%

- 3. (d) Tables Q3a and Q3b show the results of cache miss rate and average memory access time when a system is configured with different cache block sizes. Assume a cache hit takes 2 clock cycles. The cache miss penalties with different block sizes are provided in Table Q3b.
  - (i) Compute the missing entries X, Y and Z in Tables Q3a and Q3b.

(5 marks)

Table Q3a: Cache Miss Rate vs. Block Size

| Block Size | Cache Size |           |       |       |  |  |  |  |  |
|------------|------------|-----------|-------|-------|--|--|--|--|--|
| (Bytes)    | 4KB        | 16KB      | 64KB  | 256KB |  |  |  |  |  |
| 16         | 10.95%     | <u>X%</u> | 1.95% | 0.79% |  |  |  |  |  |
| 64         | 6.82%      | 2.39%     | 1.02% | 0.47% |  |  |  |  |  |
| 256        | 8.36%      | 2.93%     | 0.86% | 0.32% |  |  |  |  |  |

# Table Q3b: Average Memory Access Time (AMAT) vs. Block Size

| Block Size | Miss    | Cache Size |      |      |          |  |  |  |
|------------|---------|------------|------|------|----------|--|--|--|
| (Bytes)    | Penalty | 4KB        | 16KB | 64KB | 256KB    |  |  |  |
| 16         | 62      | 8.79       | 3.96 | 3.21 | 2.49     |  |  |  |
| 64         | 68      | 6.64       | 3.63 | 2.69 | <u>Z</u> |  |  |  |
| 256        | 92      | <u>Y</u>   | 4.70 | 2.79 | 2.29     |  |  |  |

(ii) Between cache miss rate and average memory access time, which one is the more important performance metric to consider when designing a cache?

(2 marks)

### **Answer**

(i) AMAT = Hit time + Miss rate \* Miss penalty

$$3.96 = 2 + X\%$$
 \*  $62 \Rightarrow X = 3.16\%$   
 $Y = 2 + 8.36\% * 92 \Rightarrow Y = 9.69$   
 $Z = 2 + 0.47\% * 68 \Rightarrow Z = 2.32$ 

(ii) Average memory access time (AMAT) is the more important performance to the cache performance because it considers both the time spent on cache hits and misses.

4 (a) List the four types of processor architectures in the processor taxonomy according to Flynn's classification. Which of them are designed to take instruction-level parallelism into account?

(6 marks)

## **Answer**

- Single instruction, single data stream SISD
- Single instruction, multiple data stream SIMD
- Multiple instruction, single data stream MISD
- Multiple instruction, multiple data stream MIMD

SISD and MIMD are designed to take instruction-level parallelism into account.

(b) Briefly explain the usage of the specifiers \_\_global\_\_ and \_\_shared\_\_ in CUDA C programming (in no more than 4 sentences).

(4 marks)

### Answer

- \_\_global\_\_ is used to declare a kernel function as device code
  - The kernel function is called from the host
- \_\_shared\_\_ is used to declare a variable/array in shared memory
  - So that data is shared between threads in a block

(6 marks)



Figure Q4a

### **Answer**

After the first 10 outcomes are not taken (N), we can assume that the state will be at "Predict Not Taken 00".

| Predictor State     | 00 | 01 | 11 | 10 | 00 | 01 |
|---------------------|----|----|----|----|----|----|
| Prediction Decision | Ν  | Ν  | Т  | Т  | Ν  | Ν  |
| Actual Outcome      | Т  | Т  | Ν  | N  | Т  | Ν  |
| Correct Prediction? | Z  | Ν  | Z  | Ν  | Z  | Υ  |

Prediction accuracy = 1 / 6 = 16.67%

4. (d) The code snippet in Figure Q4b shows a C program that uses a CUDA kernel saxpy() to compute the SAXPY (Single precision A.X plus Y) operation:

$$Y = AX + Y$$

where A is a scalar, while  $\mathbf{X}$  and  $\mathbf{Y}$  are vectors each consisting of  $\mathbb{N}$  floating-point numbers.

```
Line
  __global__
2 void saxpy(int n, float a, float *x, float *y){
3
     int i = blockIdx.x * blockDim.x + threadIdx.x;
     if (i < n)
4
5
        y[i] = a*x[i] + y[i];
6
     }
7
  int main(void){
9
     int N = 1024; // size of vectors X and Y
    float A = 7.0;
10
    X = (float *)malloc(N*sizeof(float));
11
12
    Y = (float *)malloc(N*sizeof(float));
    // get values of vector X and Y
13
     saxpy <<<...>>> (N, A, d_X, d_Y);
\mathbf{n}
     return 0;
n+k
```

# Figure Q4b

(i) Complete the code shown in Line *n* if the number of threads per block is set as 128. (Hint: indicate the necessary parameters.)

(4 marks)

### **Answer**

No. of threads per block = 128

No. of block 
$$= \frac{1024}{128} = 8$$
Code 
$$= \frac{1024}{128} > (N, A, d_X, d_Y);$$

4. (d) (ii) Following Q4(d)(i), assume a Stream Multiprocessor (SM) in a GPU has sufficient register and shared memory resources to reside all the locks. What is the total number of warps that will be created by launching the kernel?

(5 marks)

## **Answer**

No. of threads per block = 128

No. of warp per block 
$$=\frac{128}{32}=4$$

**=** 32 warps

# **Appendix - Instruction Formats**

| R  | opcode |       | Rm  | sha       | ımt      | Rn | Т   | Rd |   |
|----|--------|-------|-----|-----------|----------|----|-----|----|---|
|    | 31     | 21    |     | 16 15     |          | 9  | 5 - |    |   |
| I  | opcode |       | ALU | immediate | e        | Rn |     | Rd |   |
|    | 31     | 22 21 | l   |           | 10       | 9  | 5 4 | 4  | 0 |
| D  | opcode |       | DT  | address   | op       | Rn |     | Rt |   |
|    | 31     | 21    | 20  |           | 12 11 10 | 9  | 5 4 | 4  | 0 |
| В  | opcode |       |     | BR        | address  |    |     |    |   |
|    | 31 20  | 6 25  |     |           |          |    |     |    | 0 |
| CB | Opcode |       | CO  | ND_BR_ad  | dress    |    |     | Rt |   |
|    | 31 24  | 4 23  |     |           |          |    | 5 - | 4  | 0 |